

## **BSI Standards Publication**

## Device embedding assembly technology

Part 2-7: Guidelines — Accelerated stress testing of passive embedded circuit boards



## National foreword

This Published Document is the UK implementation of IEC TR 62878-2-7:2019.

The UK participation in its preparation was entrusted to Technical Committee EPL/501, Electronic Assembly Technology.

A list of organizations represented on this committee can be obtained on request to its secretary.

This publication does not purport to include all the necessary provisions of a contract. Users are responsible for its correct application.

© The British Standards Institution 2019 Published by BSI Standards Limited 2019

ISBN 978 0 539 03359 5

ICS 31.180; 31.190

Compliance with a British Standard cannot confer immunity from legal obligations.

This Published Document was published under the authority of the Standards Policy and Strategy Committee on 31 March 2019.

Amendments/corrigenda issued since publication

Date Text affected



## IEC TR 62878-2-7

Edition 1.0 2019-03

# TECHNICAL REPORT



Device embedding assembly technology
Part 2-7: Guidelines – Accelerated stress testing of passive embedded circuit boards

INTERNATIONAL ELECTROTECHNICAL COMMISSION

ICS 31.180; 31.190 ISBN 978-2-8322-6680-9

Warning! Make sure that you obtained this publication from an authorized distributor.

## CONTENTS

| FORE'                                                     | WORD                                                                      | 3  |  |
|-----------------------------------------------------------|---------------------------------------------------------------------------|----|--|
| 1 S                                                       | cope                                                                      | 5  |  |
| 2 N                                                       | Normative references                                                      |    |  |
| 3 T                                                       | Terms and definitions                                                     |    |  |
| 4 O                                                       | Overview of accelerated stress testing of passive embedded circuit boards | 5  |  |
| 4.1                                                       | Testing under combined stresses                                           | 5  |  |
| 4.2                                                       | Test coupon design                                                        | 6  |  |
| 5 T                                                       | est procedure                                                             | 8  |  |
| 5.1                                                       | General                                                                   | 8  |  |
| 5.2                                                       | 3                                                                         |    |  |
| 5.3                                                       |                                                                           |    |  |
| 5.4                                                       | 1 3                                                                       |    |  |
| 5.5<br>6 R                                                | Evaluation of results                                                     |    |  |
|                                                           |                                                                           |    |  |
|                                                           | Annex A (informative) Test coupon design rule                             |    |  |
| Annex                                                     | B (informative) Bending testing                                           | 1∠ |  |
| Figure                                                    | e 1 – Testing principal                                                   | 6  |  |
| Figure 2 – Embedded circuit board panel with test coupons |                                                                           | 6  |  |
| Figure                                                    | e 3 – Test coupon structure                                               | 7  |  |
| Figure                                                    | Figure 4 – Opened and closed sample jig                                   |    |  |
| Figure                                                    | e 5 – Bending of test coupons                                             | 9  |  |
| Figure                                                    | e 6 – Output voltage                                                      | 10 |  |
| Figure                                                    | e 7 – Cross section of sample after testing                               | 10 |  |
| Figure                                                    | e 8 – Cross section of failed sample                                      | 10 |  |
| Figure                                                    | B.1 – Bending tester in the chamber                                       | 12 |  |
| Table                                                     | 1 – Design information for test coupon                                    | 7  |  |
| Table                                                     | Table 2 – Stack-up information for test coupon                            |    |  |
| Table                                                     | 3 – Coupon testing results                                                | 10 |  |
| Table                                                     | A.1 – Test coupon design rules                                            | 11 |  |

#### INTERNATIONAL ELECTROTECHNICAL COMMISSION

#### DEVICE EMBEDDING ASSEMBLY TECHNOLOGY

# Part 2-7: Guidelines – Accelerated stress testing of passive embedded circuit boards

#### **FOREWORD**

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

The main task of IEC technical committees is to prepare International Standards. However, a technical committee may propose the publication of a technical report when it has collected data of a different kind from that which is normally published as an International Standard, for example "state of the art".

IEC TR 62878-2-7, which is a technical report, has been prepared by IEC technical committee 91: Electronics assembly technology.

The text of this technical report is based on the following documents:

| Enquiry draft | Report on voting |
|---------------|------------------|
| 91/1553/DTR   | 91/1559/RVDTR    |

Full information on the voting for the approval of this technical report can be found in the report on voting indicated in the above table.

This publication has been drafted in accordance with the ISO/IEC Directives, Part 2.

A list of all parts in the IEC 62878 series, published under the general title *Device embedding* assembly technology, can be found on the IEC website.

Future standards in this series will carry the new general title as cited above. Titles of existing standards in this series will be updated at the time of the next edition.

The committee has decided that the contents of this publication will remain unchanged until the stability date indicated on the IEC web site under "http://webstore.iec.ch" in the data related to the specific publication. At this date, the publication will be

- reconfirmed,
- withdrawn,
- · replaced by a revised edition, or
- amended.

A bilingual version of this publication may be issued at a later date.

IMPORTANT – The 'colour inside' logo on the cover page of this publication indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

#### DEVICE EMBEDDING ASSEMBLY TECHNOLOGY

## Part 2-7: Guidelines – Accelerated stress testing of passive embedded circuit boards

#### 1 Scope

This part of IEC 62878 describes the accelerated stress testing of passive embedded circuit boards. It can be used for screening finished boards, including multilayer and high-density interconnection (HDI) boards. These boards are mainly for mobile devices.

#### 2 Normative references

The following documents are referred to in the text in such a way that some or all of their content constitutes requirements of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 60194, Printed board design, manufacture and assembly - Terms and definitions

#### 3 Terms and definitions

For the purposes of this document, the terms and definitions given in IEC 60194 apply.

ISO and IEC maintain terminological databases for use in standardization at the following addresses:

- IEC Electropedia: available at http://www.electropedia.org/
- ISO Online browsing platform: available at http://www.iso.org/obp

#### 4 Overview of accelerated stress testing of passive embedded circuit boards

#### 4.1 Testing under combined stresses

A combined test method has been used to simulate real world conditions. It is a combination of a thermal stress by heating at high temperature, an environmental stress at 85 °C/ 85 % RH, and a mechanical stress with vibration. In order to test specimens under various stresses, a bending tester with heat generating specimens was put into the thermo-hydrostat. The reliability can be checked by monitoring output voltage of the heated sample as shown in Figure 1. The heating temperature is set to 325 °C in order to shorten the testing time to 1 h for boards fabricated with a high temperature of decomposition ( $T_{\rm d}$ ) material ( $T_{\rm d}$  > 350 °C). The testing can be done at 305 °C for 1,5 h if material with a lower  $T_{\rm d}$  is used.